Header menu link for other important links
X
A built-in-self-test scheme for segmented and binary weighted DACs
Published in
2004
Volume: 20
   
Issue: 6
Pages: 623 - 638
Abstract
This paper describes a new Built-In-Self-Test(BIST) scheme for estimation of static non-linearity errors in segmented and binary weighted digital to analog converters (DACs). The BIST scheme comprises of a hierarchy of tests including tests for non-monotonicity, checks to detect if the DNL/INL errors exceed ±0.5 LSB and actual estimation of the DNL/INL. The BIST scheme has been experimentally verified on 10-bit segmented current steering DAC. The DAC, along with the additional circuits required for testing, was designed and fabricated using a 0.35 μm process. Both simulation and experimental results are included in this paper. Errors estimated using the BIST scheme match well with measurements done on the fabricated device. © 2004 Kluwer Academic Publishers.
About the journal
JournalJournal of Electronic Testing: Theory and Applications (JETTA)
ISSN09238174
Open AccessNo
Concepts (11)
  •  related image
    Built-in self test
  •  related image
    Computer simulation
  •  related image
    Digital to analog conversion
  •  related image
    Fast fourier transforms
  •  related image
    Harmonic distortion
  •  related image
    Signal to noise ratio
  •  related image
    ANALOG TESTING
  •  related image
    MIXED SIGNAL BIST
  •  related image
    NONLINEARITY ERRORS
  •  related image
    NONLINEARITY TESTS
  •  related image
    Integrated circuit testing