Header menu link for other important links
X
Analysis of clock jitter in continuous-time sigma-delta modulators
Published in
2009
Volume: 56
   
Issue: 3
Pages: 519 - 528
Abstract
One of the factors limiting the performance of continuous-time sigma-delta modulators (CTSDMs) is clock jitter. This jitter can be classified as synchronous and accumulated/long-term jitter. A clock that is derived from a phase-lock loop contains both types of jitter. In this paper, we present a framework that can be used to obtain the output spectrum in the presence of jitter, either synchronous or accumulated or a combination of both. First, a general expression for the output power spectral density (PSD) of the CTSDM in the presence of clock jitter is derived. Based on this, analytical expressions for the output PSD are obtained for particular cases of synchronous and long-term jitter. These are validated against behavioral simulations. © 2009 IEEE.
About the journal
JournalIEEE Transactions on Circuits and Systems I: Regular Papers
ISSN10577122
Open AccessNo
Concepts (19)
  •  related image
    Clocks
  •  related image
    Continuous time systems
  •  related image
    Delta sigma modulation
  •  related image
    Modulation
  •  related image
    Power spectral density
  •  related image
    PULSE SHAPING CIRCUITS
  •  related image
    Radio receivers
  •  related image
    Timing jitter
  •  related image
    Analytical expressions
  •  related image
    BEHAVIORAL SIMULATIONS
  •  related image
    CLOCK JITTER
  •  related image
    CONTINUOUS-TIME SIGMA-DELTA MODULATORS
  •  related image
    GENERAL EXPRESSIONS
  •  related image
    LONG-TERM JITTER
  •  related image
    Output power
  •  related image
    OUTPUT SPECTRUMS
  •  related image
    PHASE-LOCK LOOPS
  •  related image
    SIGMA-DELTA MODULATOR
  •  related image
    MODULATORS