Header menu link for other important links
X
Implementation of a 30 ps resolution time to digital converter in FPGA
Published in Institute of Electrical and Electronics Engineers Inc.
2015
Pages: 12 - 17
Abstract
We present the design of a wide range and high resolution time to digital converter (TDC) on FPGA. The multiplexers present in the dedicated carry chain on the FPGA are used in the presented architecture to create the delay line for the conversion. The TDC has been implemented on Spartan-3E FPGA from Xilinx and a resolution of about 30 ps was achieved. The TDC was calibrated against test signals generated using the digital clock manager and varying lengths of wire to generate the controlled delays. With the high resolution TDC implemented, we have realized a wide range (coarse grain and fine grain) TDC and demonstrated the same by performing the jitter measurements for the applied input pulse. © 2015 IEEE.
Concepts (11)
  •  related image
    Delay circuits
  •  related image
    Signal processing
  •  related image
    CARRY CHAINS
  •  related image
    Coarse grains
  •  related image
    DIGITAL CLOCK MANAGERS
  •  related image
    High resolution
  •  related image
    Input pulse
  •  related image
    JITTER MEASUREMENTS
  •  related image
    RESOLUTION TIME
  •  related image
    TEST SIGNAL
  •  related image
    Frequency converters